### Topic 6: Registers & Counters

-- Fahimul Haque (FHE)

\* Slides are used as an aiding tool to teach in the classroom. Not every information/details that will be taught in the classes are mentioned on the slides. Hence, you are expected to follow the given textbook(s) for your course.

#### Part 1: Registers

#### Registers

- A register is a group of flip-flops, each one of which shares a common clock and is capable of storing one bit of information.
- An *n*-bit register consists of a group of *n* flip-flops capable of storing *n* bits of binary information.
- In addition to the flip-flops, a register may have combinational gates that perform certain data-processing tasks.
- The flip-flops store the information while the gates control when and how new information is transferred into the register.
- Some functions of register:
  - retrieve data from register
  - store/load new data into register (serial or parallel)
  - shift the data within register (left or right)

#### Simple Registers

- Various types of registers are available commercially. The simplest register is one that consists of only flip-flops, without any gates.
- The transfer of new information into a register/flipflop is referred to as *loading* or *updating* the register/flipflop. If all the bits of the register are loaded simultaneously with a common clock pulse, we say that the loading is done *in parallel*.
- Example: A 4-bit register. A new 4-bit data is loaded every clock cycle (the common clock input triggers all flip-flops during a positive/negative edge of a pulse).



# Four-bit register with load signal



The load input to the register determines the action to be taken with each clock pulse.

• When the load input is 1, the data at the four external inputs are transferred into the register with the next positive edge of the clock.

When the load input is 0, the outputs of the flip-flops are connected to their respective inputs to keep the contents of the register unchanged.

#### Shift Registers

- Another function of a register, besides storage, is to provide for *data movements*.
- A register capable of shifting the binary information held in each cell to its neighboring cell, in a selected direction, is called a *shift register*.
- Each *stage* (flip-flop) in a shift register represents one bit of storage, and the shifting capability of a register permits the movement of data from stage to stage within the register, or into or out of the register upon application of clock pulses.
- The logical configuration of a shift register consists of a **chain of flip-flops in cascade**, with the output of one flip-flop connected to the input of the next flip-flop. All flip-flops receive common clock pulses, which activate the shift of data from one stage to the next.

#### Four-bit Shift Register



- The simplest possible shift register is one that uses only flip-flops.
- The shown shift register is **unidirectional** (left-to-right).
- The *serial input* determines what goes into the leftmost flip-flop during the shift.
- The *serial output* is taken from the output of the rightmost flip-flop.

Basic data movement in shift registers (four bits are used for illustration).



#### Different Shift Register Operations



#### Serial In/Serial Out Shift Right Registers

 Accepts data serially – one bit at a time – and also produces output serially.



How can we make a 3-bit serial in, serial out, and left shift register?

Application: Serial transfer of data from one register to another.





Serial-transfer example.

#### Serial In/Serial Out Shift Registers



| Timing Pulse         | Shi | ft re | giste | er A     | Shi | ft re | giste | er B     | Serial output of B |
|----------------------|-----|-------|-------|----------|-----|-------|-------|----------|--------------------|
| Initial value        | (1  | 0     | 1、    | 1/       | 0   | 0、    | 1、    | 0        | 0                  |
| After T <sub>1</sub> | 1   | 1     | 0     | <b>1</b> | 1   | 0     | 0     | <b>1</b> | 1                  |
| After T <sub>2</sub> | 1   | 1     | 1     | 0        | 1   | 1     | 0     | 0        | 0                  |
| After T <sub>3</sub> | 0   | 1     | 1     | 1        | 0   | 1     | 1     | 0        | 0                  |
| After T <sub>4</sub> | 1   | 0     | 1     | 1        | 1   | 0     | 1     | 1        | 1                  |

#### Serial In/Parallel Out Shift Registers

- Accepts data serially.
- Outputs of all stages are available simultaneously.



Parallel In/Serial Out Shift Registers Bits are entered simultaneously, but output is serial.



#### Bidirectional Shift Registers

Data can be shifted either left or right, using a control line RIGHT/LEFT (or simply RIGHT) to indicate the direction.



#### Bidirectional Shift Registers

4-bit bidirectional shift register with parallel load.



#### Bidirectional Shift Registers

4-bit bidirectional shift register with parallel load.

| Mode                  | Control               |                    |
|-----------------------|-----------------------|--------------------|
| <b>S</b> <sub>1</sub> | <b>S</b> <sub>0</sub> | Register Operation |
| 0                     | 0                     | No change          |
| 0                     | 1                     | Shift right        |
| 1                     | 0                     | Shift left         |
| 1                     | 1                     | Parallel load      |

#### Part 2: Counters

#### Counters

- Counters are circuits that cycle through a specified number of states.
- Two types of counters:
  - synchronous (parallel) counters
  - asynchronous (ripple) counters
- Ripple counters allow some flip-flop outputs to be used as a source of clock for other flip-flops.
- Synchronous counters apply the same clock to all flip-flops.

- Synchronous (parallel) counters: the flip-flops are clocked at the same time by a common clock pulse.
- We can design these counters using the sequential logic design process.
- Example: 2-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J,K inputs).



| Pre   | Present |                 | ext     | Flip-                  | Flip-flop |  |  |
|-------|---------|-----------------|---------|------------------------|-----------|--|--|
| sta   | ate     | sta             | ate     | inputs                 |           |  |  |
| $A_1$ | $A_0$   | $A_1^{\dagger}$ | $A_0^+$ | <i>TA</i> <sub>1</sub> | $TA_0$    |  |  |
| 0     | 0       | 0               | 1       | 0                      | 1         |  |  |
| 0     | 1       | 1               | 0       | 1                      | 1         |  |  |
| 1     | 0       | 1               | 1       | 0                      | 1         |  |  |
| 1     | 1       | 0               | 0       | 1                      | 1         |  |  |

Example: 2-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J,K inputs).

| _     | sent<br>ate |         | ext<br>ate | Flip-flop<br>inputs |        | _          |
|-------|-------------|---------|------------|---------------------|--------|------------|
| $A_1$ | $A_0$       | $A_1^+$ | $A_0^+$    | $TA_1$              | $TA_0$ |            |
| 0     | 0           | 0       | 1          | 0                   | 1      |            |
| 0     | 1           | 1       | 0          | 1                   | 1      | $TA_1 = A$ |
| 1     | 0           | 1       | 1          | 0                   | 1      | $TA_0 = 1$ |
| 1     | 1           | 0       | 0          | 1                   | 1      | · ·        |



Example: 3-bit synchronous binary counter (using T flip-flops, or JK flip-flops with identical J, K inputs).

|       | Present state      |       |         | Next<br>state   |                 |                 | Flip-flop<br>inputs |        |  |
|-------|--------------------|-------|---------|-----------------|-----------------|-----------------|---------------------|--------|--|
| $A_2$ | $\boldsymbol{A}_1$ | $A_0$ | $A_2^+$ | $A_1^{\dagger}$ | $A_0^{\dagger}$ | TA <sub>2</sub> | $TA_1$              | $TA_0$ |  |
| 0     | 0                  | 0     | 0       | 0               | 1               | 0               | 0                   | 1      |  |
| 0     | 0                  | 1     | 0       | 1               | 0               | 0               | 1                   | 1      |  |
| 0     | 1                  | 0     | 0       | 1               | 1               | 0               | 0                   | 1      |  |
| 0     | 1                  | 1     | 1       | 0               | 0               | 1               | 1                   | 1      |  |
| 1     | 0                  | 0     | 1       | 0               | 1               | 0               | 0                   | 1      |  |
| 1     | 0                  | 1     | 1       | 1               | 0               | 0               | 1                   | 1      |  |
| 1     | 1                  | 0     | 1       | 1               | 1               | 0               | 0                   | 1      |  |
| 1     | 1                  | 1     | 0       | 0               | 0               | 1               | 1                   | 1      |  |



Example: 3-bit synchronous binary counter (continued).

$$TA_2 = A_1.A_0$$
  $TA_1 = A_0$   $TA_0 = 1$ 

$$TA_1 = A_0$$

$$TA_0 = 1$$



Note that in a binary counter, the n<sup>th</sup> bit (shown underlined) is always complemented whenever

$$011...11 → 100...00$$
or  $111...11 → 000...00$ 

- Hence,  $X_n$  is complemented whenever  $X_{n-1}X_{n-2} \dots X_1X_0 = 11...11$ .
- As a result, if T flip-flops are used, then  $TX_n = X_{n-1} \cdot X_{n-2} \cdot \dots \cdot X_1 \cdot X_0$

Example: 4-bit synchronous binary counter.

$$TA_3 = A_2 \cdot A_1 \cdot A_0$$
  
 $TA_2 = A_1 \cdot A_0$   
 $TA_1 = A_0$   
 $TA_0 = 1$ 



Example: Synchronous decade/BCD counter.

| Clock pulse  | $Q_3$ | $Q_2$ | $Q_1$ | $Q_0$ |
|--------------|-------|-------|-------|-------|
| Initially    | 0     | 0     | 0     | 0     |
| 1            | 0     | 0     | 0     | 1     |
| 2            | 0     | 0     | 1     | 0     |
| 3            | 0     | 0     | 1     | 1     |
| 4            | 0     | 1     | 0     | 0     |
| 5            | 0     | 1     | 0     | 1     |
| 6            | 0     | 1     | 1     | 0     |
| 7            | 0     | 1     | 1     | 1     |
| 8            | 1     | 0     | 0     | 0     |
| 9            | 1     | 0     | 0     | 1     |
| 10 (recycle) | 0     | 0     | 0     | 0     |

$$T_0 = 1$$
  
 $T_1 = Q_3'.Q_0$   
 $T_2 = Q_1.Q_0$   
 $T_3 = Q_2.Q_1.Q_0 + Q_3.Q_0$ 

Example: Synchronous decade/BCD counter (continued).

$$T_0 = 1$$
  
 $T_1 = Q_3'.Q_0$   
 $T_2 = Q_1.Q_0$   
 $T_3 = Q_2.Q_1.Q_0 + Q_3.Q_0$ 



# Up/Down Synchronous Counters

- •Up/down synchronous counter: a bidirectional counter that is capable of counting either up or down.
- An input (control) line  $Up/\overline{Down}$  (or simply Up) specifies the direction of counting.
  - $Up/\overline{Down} = 1 \rightarrow Count upward$
  - $Up/\overline{Down} = o \rightarrow Count downward$

#### Up/Down Synchronous Counters

Example: A 3-bit up/down synchronous binary counter.

| Clock pulse | Up       | $Q_2$ | $Q_1$ | $Q_0$ | Down     |
|-------------|----------|-------|-------|-------|----------|
| 0           | <b></b>  | 0     | 0     | 0     | ▼, _     |
| 1           |          | 0     | 0     | 1     | <b>√</b> |
| 2           |          | 0     | 1     | 0     | ₹        |
| 3           |          | 0     | 1     | 1     | ₹        |
| 4           |          | 1     | 0     | 0     | <b>→</b> |
| 5           |          | 1     | 0     | 1     | <b>~</b> |
| 6           |          | 1     | 1     | 0     |          |
| 7           | <u> </u> | 1     | 1     | 1     | 2        |

$$TQ_0 = 1$$
  
 $TQ_1 = (Q_0.Up) + (Q_0'.Up')$   
 $TQ_2 = (Q_0.Q_1.Up) + (Q_0'.Q_1'.Up')$ 

Up counter
 Down counter

 
$$TQ_0 = 1$$
 $TQ_0 = 1$ 
 $TQ_1 = Q_0$ 
 $TQ_1 = Q_0'$ 
 $TQ_2 = Q_0 \cdot Q_1$ 
 $TQ_2 = Q_0' \cdot Q_1'$ 

### Up/Down Synchronous Counters

Example: A 3-bit up/down synchronous binary counter (continued).

$$TQ_0 = 1$$
  
 $TQ_1 = (Q_0.Up) + (Q_0'.Up')$   
 $TQ_2 = (Q_0.Q_1.Up) + (Q_0'.Q_1'.Up')$ 



- Asynchronous counters: the flip-flops do not change states at exactly the same time as they do not have a common clock pulse.
- Also known as ripple counters, as the input clock pulse "ripples" through the counter cumulative delay is a drawback.
- This counter is also a frequency divider.

- Example: 2-bit ripple binary counter.
- Output of one flip-flop is connected to the clock input of the next more-significant flip-flop.





Example: 3-bit ripple binary counter (positive-edge triggered).





Example: 4-bit ripple binary counter (negative-edge triggered).



### Asyn. Counters with MOD (modulus) no. < 2<sup>n</sup>

- States may be skipped resulting in a truncated sequence.
- Technique: force counter to recycle before going through all of the states in the binary sequence.
- Example: Given the following circuit, determine the counting sequence (and hence the modulus no.)



Example (continued):



Example (continued): Counting sequence of circuit (in CBA order).

Asyn. Counters with MOD no. < 2<sup>n</sup>



Exercise: How to construct an asynchronous MOD-5 counter? MOD-7 counter? MOD-12 counter?

- Decade counters (or BCD counters) are counters with 10 states (modulus-10) in their sequence. They are commonly used in daily life (e.g.: utility meters, odometers, etc.).
- Design an asynchronous decade counter.



Asynchronous decade/BCD counter (continued).

